Part Number Hot Search : 
6278032 A1718 4232GM GAANU TBC152M 2M100JS9 BB731S LD120
Product Description
Full Text Search
 

To Download AD5318ARU-REEL7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  2.5 v to 5.5 v octal voltage output 8-/10-/12-bit dacs in 16-lead tssop ad5308/ad5318/ad5328 rev. f information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ?2002C2011 analog devices, inc. all rights reserved. features ad5308: 8 buffered 8-bit dacs in 16-lead tssop a version: 1 lsb inl, b version: 0.75 lsb inl ad5318: 8 buffered 10-bit dacs in 16-lead tssop a version: 4 lsb inl, b version: 3 lsb inl ad5328: 8 buffered 12-bit dacs in 16-lead tssop a version: 16 lsb inl, b version: 12 lsb inl low power operation: 0.7 ma @ 3 v guaranteed monotonic by design over all codes power-down to 120 na @ 3 v, 400 na @ 5 v double-buffered input logic buffered/unbuffered/v dd reference input options output range: 0 v to v ref or 0 v to 2 v ref power-on reset to 0 v programmability individual channel power-down simultaneous update of outputs ( ldac ) low power, spi-?, qspi-?, microwire-?, and dsp- compatible 3-wire serial interface on-chip rail-to-rail output buffer amplifiers temperature range: ?40c to +125c qualified for automotive applications applications portable battery-powered instruments digital gain and offset adjustment programmable voltage and current sources optical networking automatic test equipment mobile communications programmable attenuators industrial process control general description the ad5308/ad5318/ad5328 are octal 8-, 10-, and 12-bit buffered voltage output dacs in a 16-lead tssop. they operate from a single 2.5 v to 5.5 v supply, consuming 0.7 ma typical at 3 v. their on-chip output amplifiers allow the outputs to swing rail-to-rail with a slew rate of 0.7 v/s. the ad5308/ ad5318/ad 5328 use a versatile 3-wire serial interface that operates at clock rates up to 30 mhz and is compatible with standard spi, qspi, microwire, and dsp interface standards. the references for the eight dacs are derived from two reference pins (one per dac quad). these reference inputs can be configured as buffered, unbuffered, or v dd inputs. the parts incorporate a power-on reset circuit, which ensures that the dac outputs power up to 0 v and remain there until a valid write to the device takes place. the outputs of all dacs may be updated simultaneously using the asynchronous ldac input. the parts contain a power-down feature that reduces the current consumption of the devices to 400 na at 5 v (120 na at 3 v). the eight channels of the dac may be powered down individually. all three parts are offered in the same pinout, which allows users to select the resolution appropriate for their application without redesigning their circuit board.
ad5308/ad5318/ad5328 rev. f | page 2 of 28 table of contents features .............................................................................................. 1 ? applications....................................................................................... 1 ? general description ......................................................................... 1 ? revision history ............................................................................... 2 ? functional block diagram .............................................................. 3 ? specifications..................................................................................... 4 ? absolute maximum ratings............................................................ 7 ? esd caution.................................................................................. 7 ? pin configuration and function descriptions............................. 8 ? typical performance characteristics ............................................. 9 ? terminology .................................................................................... 13 ? theory of operation ...................................................................... 15 ? digital-to-analog converter .................................................... 15 ? resistor string ............................................................................. 15 ? output amplifier........................................................................ 15 ? power-on reset .......................................................................... 16 ? power-down mode .................................................................... 16 ? serial interface ............................................................................ 16 ? low power serial interface ....................................................... 18 ? load dac input ( ldac ) function......................................... 18 ? double-buffered interface ........................................................ 18 ? microprocessor interface............................................................... 19 ? adsp-2101/adsp-2103-to-ad5308/ad5318/ad5328 interface ....................................................................................... 19 ? 68hc11/68l11-to-ad5308/ad5318/ad5328 interface ..... 19 ? 80c51/80l51-to-ad5308/ad5318/ad5328 interface......... 19 ? microwire-to-ad5308/ad5318/ad5328 interface.............. 20 ? applications information .............................................................. 21 ? typical application circuit....................................................... 21 ? driving v dd from the reference voltage ................................ 21 ? bipolar operation using the ad5308/ad5318/ad5328..... 21 ? opto-isolated interface for process control applications ... 21 ? decoding multiple ad5308/ad5318/ad5328s.................... 22 ? outline dimensions ....................................................................... 24 ? ordering guide .......................................................................... 24 ? revision history 4/11rev. e to rev. f added automotive products information ................. throughout 2/11rev. d to rev. e change to temperature range .................................... throughout changes to table 3, t 4 timing characteristics .............................. 6 3/07rev. c to rev. d updated format..................................................................universal changes to absolute maximum ratings section......................... 7 9/05rev. b to rev. c updated format..................................................................universal change to equation........................................................................ 21 11/03rev. a to rev. b changes to ordering guide ............................................................ 4 changes to y axis on tpcs 12, 13, and 15 .................................... 9 8/03rev. 0 to rev. a added a version.................................................................universal changes to features.......................................................................... 1 changes to specifications ................................................................ 2 edits to absolute maximum ratings ............................................. 4 edits to ordering guide .................................................................. 4 updated outline dimensions ....................................................... 18
ad5308/ad5318/ad5328 rev. f | page 3 of 28 functional block diagram input register dac register interface logic din gnd v out b v out c v out d v out e v out g v out h v out f v dd reset gain-select logic v out a v ref efgh v dd v ref a bcd sclk power-on reset gain-select logic power-down logic string buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer buffer dd v dd 02812-001 input register input register input register input register input register input register input register string dac a string dac b string dac c string dac d string dac e string dac f string dac g string dac h dac register dac register dac register dac register dac register dac register dac register sync ldac ldac buffer buffer gnd figure 1.
ad5308/ad5318/ad5328 rev. f | page 4 of 28 specifications v dd = 2.5 v to 5.5 v; v ref = 2 v; r l = 2 k to gnd; c l = 200 pf to gnd; all specifications t min to t max , unless otherwise specified. table 1. a version 1 b version 1 parameter 2 min typ max min typ max unit conditions/comments dc performance 3, 4 ad5308 resolution 8 8 bits relative accuracy 0.15 1 0.15 0.75 lsb differential nonlinearity 0.02 0.25 0.02 0.25 lsb guaranteed monotonic by design over all codes ad5318 resolution 10 10 bits relative accuracy 0.5 4 0.5 3 lsb differential nonlinearity 0.05 0.50 0.05 0.50 lsb guaranteed monotonic by design over all codes ad5328 resolution 12 12 bits relative accuracy 2 16 2 12 lsb differential nonlinearity 0.2 1.0 0.2 1.0 lsb guaranteed monotonic by design over all codes offset error 5 60 5 60 mv v dd = 4.5 v, gain = 2, see figure 27 and figure 28 gain error 0.30 1.25 0.30 1.25 % of fsr v dd = 4.5 v, gain = 2, see figure 27 and figure 28 lower deadband 5 10 60 10 60 mv lower deadband exists only if offset error is negative, see figure 27 upper deadband 5 10 60 10 60 mv upper deadband exists only if v ref = v dd and offset plus gain error is positive, see figure 28 offset error drift 6 ?12 ?12 ppm of fsr/c gain error drift 6 ?5 ?5 ppm of fsr/c dc power supply rejection ratio 6 ?60 ?60 db v dd = 10% dc crosstalk 6 200 200 v r l = 2 k to gnd or v dd dac reference inputs 6 v ref input range 1.0 v dd 1.0 v dd v buffered reference mode 0.25 v dd 0.25 v dd v unbuffered reference mode v ref input impedance (r dac ) >10.0 >10.0 m buffered reference mode and power-down mode 37.0 45.0 37.0 45.0 k unbuffered reference mode, 0 v to v ref output range 18.0 22.0 18.0 22.0 k unbuffered reference mode, 0 v to 2 v ref output range reference feedthrough ?70.0 ?70.0 db frequency = 10 khz channel-to-channel isolation ?75.0 ?75.0 db frequency = 10 khz output characteristics 6 minimum output voltage 7 0.001 0.001 v this is a measure of the minimum and maximum maximum output voltage 7 v dd ? 0.001 v dd ? 0.001 v drive capability of the output amplifier dc output impedance 0.5 0.5
ad5308/ad5318/ad5328 rev. f | page 5 of 28 a version 1 b version 1 parameter 2 min typ max min typ max unit conditions/comments short circuit current 25.0 25.0 ma v dd = 5 v 16.0 16.0 ma v dd = 3 v power-up time 2.5 2.5 s coming out of power-down mode, v dd = 5 v 5.0 5.0 s coming out of power-down mode, v dd = 3 v logic inputs 6 input current 1 1 a v il , input low voltage 0.8 0.8 v v dd = 5 v 10% 0.8 0.8 v v dd = 3 v 10% 0.7 0.7 v v dd = 2.5 v v ih , input high voltage 1.7 1.7 v v dd = 2.5 v to 5.5 v, ttl and cmos compatible pin capacitance 3.0 3.0 pf power requirements v dd 2.5 5.5 2.5 5.5 v i dd (normal mode) 8 v ih = v dd and v il = gnd v dd = 4.5 v to 5.5 v 1.0 1.8 1.0 1.8 ma all dacs in unbuffered mode, in buffered mode v dd = 2.5 v to 3.6 v 0.7 1.5 0.7 1.5 ma extra current is typically x a per dac; x = (5 a + v ref /r dac )/4 i dd (power-down mode) 9 v ih = v dd and v il = gnd v dd = 4.5 v to 5.5 v 0.4 1 0.4 1 a v dd = 2.5 v to 3.6 v 0.12 1 0.12 1 a 1 temperature range (a, b version): ? 40c to +125c; typical at 25c. 2 see the terminology section. 3 dc specifications tested with the outputs unloaded unless stated otherwise. 4 linearity is tested using a reduced code range: ad5308 (code 8 to code 255), ad5318 (code 28 to code 1023), an d ad5328 (code 1 15 to code 4095). 5 this corresponds to x codes. x = deadband voltage/lsb size. 6 guaranteed by design and characterization; not production tested. 7 for the amplifier output to reach its minimum voltage, offset error must be negative. for the amplifier output to reach its ma ximum voltage, v ref = v dd and offset plus gain error must be positive. 8 interface inactive. all dacs active. dac outputs unloaded. 9 all eight dacs powered down. v dd = 2.5 v to 5.5 v; r l = 2 k to gnd; c l = 200 pf to gnd; all specifications t min to t max , unless otherwise noted. table 2. ac characteristics 1 a, b version 2 parameter 3 min typ max unit conditions/comments output voltage settling time v ref = v dd = 5 v ad5308 6 8 s 1/4 scale to 3/4 scale change (0x40 to 0xc0) ad5318 7 9 s 1/4 scale to 3/4 scale change (0x100 to 0x300) ad5328 8 10 s 1/4 scale to 3/4 scale change (0x400 to 0xc00) slew rate 0.7 v/s major-code change glitch energy 12 nv-sec 1 lsb change around major carry digital feedthrough 0.5 nv-sec digital crosstalk 0.5 nv-sec analog crosstalk 1 nv-sec dac-to-dac crosstalk 3 nv-sec multiplying bandwidth 200 khz v ref = 2 v 0.1 v p-p, unbuffered mode total harmonic distortion ?70 db v ref = 2.5 v 0.1 v p-p, frequency = 10 khz 1 guaranteed by design and characterization; not production tested. 2 temperature range (a, b version): C40c to +125c; typical at 25c. 3 see the terminology section.
ad5308/ad5318/ad5328 rev. f | page 6 of 28 table 3. timing characteristics 1 , 2 , 3 a, b version parameter limit at t min , t max unit conditions/comments t 1 33 ns min sclk cycle time t 2 13 ns min sclk high time t 3 13 ns min sclk low time t 4 13 ns min sync to sclk falling edge setup time; temperature range (a, b verstion): ?40c to +105c 15 ns min sync to sclk falling edge setup time; temperature range (a, b verstion): ?40c to +125c t 5 5 ns min data set up time t 6 4.5 ns min data hold time t 7 0 ns min sclk falling edge to sync rising edge t 8 50 ns min minimum sync high time t 9 20 ns min ldac pulse width t 10 20 ns min sclk falling edge to ldac rising edge t 11 0 ns min sclk falling edge to ldac falling edge 1 guaranteed by design and characterization; not production tested. 2 all input signals are specified with t r = t f = 5 ns (10% to 90% of v dd ) and timed from a voltage level of (v il + v ih )/2. 3 see figure 2 . 02812-002 sclk din db15 db0 t 1 t 2 t 8 t 3 t 4 t 5 t 6 t 9 t 11 t 7 t 10 notes 1 asynchronous ldac update mode. 2 synchronous ldac update mode. ldac 1 ldac 2 sync figure 2. serial interface timing diagram
ad5308/ad5318/ad5328 rev. f | page 7 of 28 absolute maximum ratings t a = 25c, unless otherwise specified. table 4. parameter rating 1 v dd to gnd ?0.3 v to +7 v digital input voltage to gnd ?0.3 v to v dd + 0.3 v reference input voltage to gnd ?0.3 v to v dd + 0.3 v v outa Cv outd to gnd ?0.3 v to v dd + 0.3 v operating temperature range industrial (a, b version) ?40c to +125c storage temperature range ?65c to +150c junction temperature (t j max ) 150c 16-lead tssop power dissipation (t j max ? t a )/ ja ja thermal impedance 150.4c/w lead temperature jedec industry-standard soldering j-std-020 1 transient currents of up to 100 ma do not cause scr latch-up. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. esd caution
ad5308/ad5318/ad5328 rev. f | page 8 of 28 pin configuration and function descriptions 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 sync v dd v out a v out d v out c v out b ldac din gnd v out h v out e v ref abcd v ref efgh v out f v out g sclk ad5308/ ad5318/ ad5328 top view (not to scale) 02812-003 figure 3. pin configuration table 5. pin function descriptions pin no. mnemonic description 1 ldac this active low control input transfers the contents of th e input registers to their respective dac registers. pulsing this pin low allows any or all dac registers to be updated if the input registers have new data. this allows simul- taneous updates of all dac outputs. alternativel y, this pin can be tied permanently low. 2 sync active low control input. this is the frame synchronization signal for the input data. when sync goes low, it powers on the sclk and din buffers and enables the input sh ift register. data is transferred in on the falling edges of the following 16 clocks. if sync is taken high before the 16th falling edge, the rising edge of sync acts as an interrupt and the write sequence is ignored by the device. 3 v dd power supply input. these parts can be operated from 2.5 v to 5.5 v, and the supply should be decoupled with a 10 f capacitor in parallel with a 0.1 f capacitor to gnd. 4 v out a buffered analog output voltage from dac a. the output amplifier has rail-to-rail operation. 5 v out b buffered analog output voltage from dac b. the output amplifier has rail-to-rail operation. 6 v out c buffered analog output voltage from dac c. the output amplifier has rail-to-rail operation. 7 v out d buffered analog output voltage from dac d. the output amplifier has rail-to-rail operation. 8 v ref abcd reference input pin for dacs a, b, c, and d. it can be configured as a buffered, unbuffered, or v dd input to the four dacs, depending on the state of the buf and v dd control bits. it has an input range from 0.25 v to v dd in unbuffered mode and from 1 v to v dd in buffered mode. 9 v ref efgh reference input pin for dacs e, f, g, and h. it can be configured as a buffered, unbuffered, or v dd input to the four dacs, depending on the state of the buf and v dd control bits. it has an input range from 0.25 v to v dd in unbuffered mode and from 1 v to v dd in buffered mode. 10 v out e buffered analog output voltage from dac e. the output amplifier has rail-to-rail operation. 11 v out f buffered analog output voltage from dac f. the output amplifier has rail-to-rail operation. 12 v out g buffered analog output voltage from dac g. the output amplifier has rail-to-rail operation. 13 v out h buffered analog output voltage from dac h. the output amplifier has rail-to-rail operation. 14 gnd ground reference point for all circuitry on the part. 15 din serial data input. this device has a 16-bit shift register. da ta is clocked into the register on the falling edge of the serial clock input. the din input buffer is powered down after each write cycle. 16 sclk serial clock input. data is clocked into the input shift register on the falling ed ge of the serial clock input. data can be transferred at rates up to 30 mhz. the sclk inp ut buffer is powered down after each write cycle.
ad5308/ad5318/ad5328 rev. f | page 9 of 28 typical performance characteristics 02812-006 inl error (lsb) ?1.0 ?0.5 0 0.5 1.0 0 50 100 150 200 250 code t a = 25c v dd = 5v figure 4. ad5308 typical inl plot 02812-007 ?3 ?2 ?1 0 1 2 3 inl error (lsb) 0 200 400 600 800 1000 code t a = 25 c v dd = 5v figure 5. ad5318 typical inl plot 02812-008 ?12 ?8 ?4 0 4 8 12 inl error (lsb) 2000 1500 500 1000 0 2500 3000 3500 4000 code t a = 25 c v dd = 5v figure 6. ad5328 typical inl plot 02812-009 ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 dnl error (lsb) 0 50 100 150 200 250 code t a = 25 c v dd = 5v figure 7. ad5308 typical dnl plot 02812-010 ?0.6 ?0.4 ?0.2 0 0.2 0.4 0.6 dnl error (lsb) 0 200 400 600 800 1000 code t a = 25 c v dd = 5v figure 8. ad5318 typical dnl plot 02812-011 dnl error (lsb) ?1.0 ?0.5 0 0.5 1.0 2000 1500 500 1000 0 2500 3000 3500 4000 code t a = 25 c v dd = 5v figure 9. ad5328 typical dnl plot
ad5308/ad5318/ad5328 rev. f | page 10 of 28 02812-012 max inl max dnl min inl 0.50 0.25 0 ?0.25 ?0.50 01234 5 t a = 25 c v dd = 5v min dnl error (lsb) v ref (v) figure 10. ad5308 inl and dnl error vs. v ref 02812-013 error (lsb) temperature (c) 0.5 0.2 ?0.5 ? 40 0 40 0 ?0.2 80 120 ?0.4 ?0.3 ?0.1 0.1 0.3 0.4 v ref = 3v v dd = 5v max inl min dnl min inl max dnl figure 11. ad5308 inl error and dnl error vs. temperature error (% fsr) ?1.0 ?0.5 0 0.5 1.0 temperature ( c) 0 ?40 40 80 120 v dd = 5v v ref = 2v offset error 02812-014 gain error figure 12. ad5308 offset error and gain error vs. temperature ?0.6 ?0.5 ?0.4 ?0.3 ?0.2 ?0.1 error (% fsr) 0 0.1 0.2 23 01 456 v dd (v) t a = 25c v ref = 2v gain error 02812-015 offset error figure 13. offset error and gain error vs. v dd 0 1 2 3 4 5 v out (v) 23 01 45 sink/source current (ma) 6 5v source 3v source 5v sink 3v sink 02812-016 figure 14. v out source and sink current capability 02812-017 dac code i dd (ma) 1.0 zero scale full scale 0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 half scale t a = 25c v dd = 5v figure 15. supply current vs. dac code
ad5308/ad5318/ad5328 rev. f | page 11 of 28 02812-018 i dd (ma) supply voltage (v) 1.3 0.6 0.7 0.9 1.0 2.0 1.2 1.1 0.8 2.5 3.0 3.5 4.0 4.5 5.0 t a = 25c v ref = v dd v ref = 2v, gain = +1, buffered v ref = 2v, gain = +1, unbuffered v ref = v dd , gain = +1, unbuffered figure 16. supply current vs. supply voltage 02812-019 v dd (v) i dd power-down ( a) 1.0 0 0.8 0.2 0.4 0.6 2.0 0.9 0.7 0.1 0.3 0.5 2.5 3.0 3.5 4.0 4.5 5.0 5.5 t a = 25c figure 17. power-down current vs. supply voltage 02812-020 v logic (v) i dd (ma) 0.6 0 1.0 0.7 0.8 1.0 1.2 1.4 2.0 3.0 4.0 decreasing v dd = 3v increasing 0.9 1.1 1.3 1.5 2.5 3.5 0.5 4.5 5.0 t a = 25c v dd = 5v figure 18. supply current vs. logic input voltage for sclk and din increasing and decreasing 02812-021 ch1 ch2 v out a sclk ch1 1v, ch2 5v, time base = 1 s/div t a = 25c v dd = 5v v ref = 5v figure 19. half-scale settling (1/4 to 3/4 scale code change) 02812-022 c h1 c h2 ch1 2.00v, ch2 200mv, time base = 200 s/div v out a v dd t a = 25 c v dd = 5v v ref = 2v figure 20. power-on reset to 0 v 02812-023 ch1 ch2 v out a ch1 500v, ch2 5.00mv, time base = 1 s/div pd t a = 25 c v dd = 5v v ref = 2v figure 21. exiting po wer-down to midscale
ad5308/ad5318/ad5328 rev. f | page 12 of 28 02812-024 i dd (ma) frequency 0.6 35 30 25 20 15 10 5 0 0.7 0.8 0.9 1.0 1.1 mean: 0.693798 mean: 1.02055 ss = 300 v dd = 3v v dd = 5v 02812-027 v ref (v) full-scale error (v) 0.02 ?0.02 0123456 0.01 ?0.01 0 t a = 25c v dd = 5v figure 22. i dd histogram with v dd = 3 v and v dd = 5 v figure 25. full-scale error vs. v ref 02812-028 100ns/div 1mv/div 02812-025 1 s/div 2.48 2.49 v out (v) 2.47 2.50 figure 26. dac-to -dac crosstalk figure 23. ad5328 major-code transition glitch energy 02812-026 frequency (hz) 10 ?40 10 ?20 ?30 0 ?10 (db) 100 1k 10k 100k 1m 10m ?50 ?60 figure 24. multiplying bandwidth (small-signal frequency response)
ad5308/ad5318/ad5328 rev. f | page 13 of 28 terminology relative accuracy for the dac, relative accuracy or integral nonlinearity (inl) is a measure of the maximum deviation, in lsb, from a straight line passing through the endpoints of the dac transfer func- tion. typical inl vs. code plots can be seen in figure 4 , figure 5 , and figure 6 . differential nonlinearity differential nonlinearity (dnl) is the difference between the measured change and the ideal 1 lsb change between any two adjacent codes. a specified differential nonlinearity of 1 lsb maximum ensures monotonicity. this dac is guaranteed monotonic by design. typical dnl vs. code plots can be seen in figure 7 , figure 8 , and figure 9 . offset error this is a measure of the offset error of the dac and the output amplifier (see figure 27 and figure 28 ). it can be negative or positive, and is expressed in millivolts. gain error this is a measure of the span error of the dac. it is the devia- tion in slope of the actual dac transfer characteristic from the ideal expressed as a percentage of the full-scale range. offset error drift this is a measure of the change in offset error with changes in temperature. it is expressed in (ppm of full-scale range)/c. gain error drift this is a measure of the change in gain error with changes in temperature. it is expressed in (ppm of full-scale range)/c. dc power supply rejection ratio (psrr) this indicates how the output of the dac is affected by changes in the supply voltage. psrr is the ratio of the change in v out to a change in v dd for full-scale output of the dac. it is measured in decibels. v ref is held at 2 v and v dd is varied 10%. dc crosstalk this is the dc change in the output level of one dac in response to a change in the output of another dac. it is measured with a full-scale output change on one dac while monitoring another dac. it is expressed in microvolts. reference feedthrough this is the ratio of the amplitude of the signal at the dac out- put to the reference input when the dac output is not being updated (that is, ldac is high). it is expressed in decibels. channel-to-channel isolation this is the ratio of the amplitude of the signal at the output of one dac to a sine wave on the reference input of another dac. it is measured in decibels. major-code transition glitch energy major-code transition glitch energy is the energy of the impulse injected into the analog output when the code in the dac register changes state. it is normally specified as the area of the glitch in nv-sec and is measured when the digital code is changed by 1 lsb at the major carry transition (011 ... 11 to 100 ... 00 or 100 ... 00 to 011 ... 11). digital feedthrough digital feedthrough is a measure of the impulse injected into the analog output of a dac from the digital input pins of the device, but is measured when the dac is not being written to ( sync held high). it is specified in nv-sec and is measured with a full-scale change on the digital input pins, that is, from all 0s to all 1s and vice versa. digital crosstalk this is the glitch impulse transferred to the output of one dac at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another dac. it is measured in standalone mode and is expressed in nv-sec. analog crosstalk this is the glitch impulse transferred to the output of one dac due to a change in the output of another dac. it is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa) while keeping ldac high. then pulse ldac low and monitor the output of the dac whose digital code is not changed. the area of the glitch is expressed in nv-sec. dac-to-dac crosstalk this is the glitch impulse transferred to the output of one dac due to a digital code change and subsequent output change of another dac. this includes both digital and analog crosstalk. it is measured by loading one of the dacs with a full-scale code change (all 0s to all 1s and vice versa) with ldac low and monitoring the output of another dac. the energy of the glitch is expressed in nv-sec. multiplying bandwidth the amplifiers within the dac have a finite bandwidth. the multiplying bandwidth is a measure of this. a sine wave on the reference (with full-scale code loaded to the dac) appears on the output. the multiplying bandwidth is the frequency at which the output amplitude falls to 3 db below the input. total harmonic distortion (thd) this is the difference between an ideal sine wave and its atten- uated version using the dac. the sine wave is used as the refer- ence for the dac and the thd is a measure of the harmonics present on the dac output. it is measured in decibels.
ad5308/ad5318/ad5328 rev. f | page 14 of 28 02812-004 dac code actual gain error plus offset error output voltage negative offset error negative offset error amplifier footroom l o w e r d e a d b a n d c o d e s ideal figure 27. transfer function with negative offset (v ref = v dd ) dac code full scale actual ideal positive offset error output voltage gain error plus offset error upper deadband codes 02812-005 figure 28. transfer function with positive offset
ad5308/ad5318/ad5328 rev. f | page 15 of 28 theory of operation the ad5308/ad5318/ad5328 are octal resistor-string dacs fabricated on a cmos process with resolutions of 8, 10, and 12 bits, respectively. each contains eight output buffer ampli- fiers and is written to via a 3-wire serial interface. they operate from single supplies of 2.5 v to 5.5 v and the output buffer amplifiers provide rail-to-rail output swing with a slew rate of 0.7 v/s. dac a, dac b, dac c, and dac d share a common reference input, v ref abcd. dac e, dac f, dac g, and dac h share a common reference input, v ref efgh. each reference input can be buffered to draw virtually no current from the reference source, can be unbuffered to give a reference input range from 0.25 v to v dd , or can come from v dd . the devices have a power-down mode in which all dacs can be turned off individually with a high impedance output. digital-to-analog converter the architecture of one dac channel consists of a resistor string dac followed by an output buffer amplifier. the voltage at the v ref pin provides the reference voltage for the corre- sponding dac. figure 29 shows a block diagram of the dac architecture. since the input coding to the dac is straight binary, the ideal output voltage is given by n ref out dv v 2 = where: d is the decimal equivalent of the binary code that is loaded to the dac register: 0 to 255 for ad5308 (8 bits) 0 to 1023 for ad5318 (10 bits) 0 to 4095 for ad5328 (12 bits) n is the dac resolution. input register output buffer amplifier reference buffer gain mode (gain = +1 or +2) v out a v ref abcd v dd buf resistor string dac register 02812-029 v dd figure 29. single dac channel architecture dac reference inputs there is a reference pin for each quad of dacs. the reference inputs can be buffered from v dd , or unbuffered. the advantage with the buffered input is the high impedance it presents to the voltage source driving it. however, if the unbuffered mode is used, the user can have a reference voltage as low as 0.25 v and as high as v dd since there is no restriction due to the headroom and footroom of the reference amplifier. if there is a buffered reference in the circuit (for example, the ref192), there is no need to use the on-chip buffers of the ad5308/ad5318/ad5328. in unbuffered mode, the input impedance is still large at typically 45 k per reference input for 0 v to v ref mode and 22 k for 0 v to 2 v ref mode. resistor string the resistor-string section is shown in figure 30 . it is simply a string of resistors, each of value r. the digital code loaded to the dac register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. the voltage is tapped off by closing one of the switches connecting the string to the amplifier. because it is a string of resistors, it is guaranteed monotonic. 02812-030 r r r r r to output amplifier figure 30. resistor string output amplifier the output buffer amplifier is capable of generating output voltages to within 1 mv of either rail. its actual range depends on the value of v ref , the gain of the output amplifier, the offset error, and the gain error. if a gain of 1 is selected (gain bit = 0), the output range is 0.001 v to v ref . if a gain of 2 is selected (gain bit = 1), the output range is 0.001 v to 2 v ref . because of clamping, however, the maximum output is limited to v dd ? 0.001 v. the output amplifier is capable of driving a load of 2 k to gnd or v dd , in parallel with 500 pf to gnd or v dd . the source and sink capabilities of the output amplifier can be seen in the plot in figure 14 . the slew rate is 0.7 v/s with a half-scale settling time to 0.5 lsb (at 8 bits) of 6 s.
ad5308/ad5318/ad5328 rev. f | page 16 of 28 power-on reset t he ad5308/ad5318/ad5328 are provided with a power-on reset function so that they power up in a defined state. the power-on state is ? normal operation ? reference inputs unbuffered ? 0 v to v ref output range ? output voltage set to 0 v ? ldac bits set to ldac high both input and dac registers are filled with 0s and remain so until a valid write sequence is made to the device. this is particularly useful in applications where it is important to know the state of the dac outputs while the device is powering up. power-down mode the ad5308/ad5318/ad5328 have low power consumption, typically dissipating 2.4 mw with a 3 v supply and 5 mw with a 5 v supply. power consumption can be further reduced when the dacs are not in use by putting them into power-down mode, which is described in the serial interface section. when in default mode, all dacs work normally with a typical power consumption of 1 ma at 5 v (800 a at 3 v). however, when all dacs are powered down, that is, in power-down mode, the supply current falls to 400 na at 5 v (120 na at 3 v). not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier, making it open-circuit. this has the advantage that the output is three-state while the part is in power-down mode, and provides a defined input condition for whatever is connected to the output of the dac amplifier. the output stage is illustrated in figure 31 . the bias generator, the output amplifiers, the resistor string, and all other associated linear circuitry are shut down when the power-down mode is activated. however, the contents of the registers are unaffected when in power-down. in fact, it is possible to load new data to the input registers and dac regis- ters during power-down. the dac outputs update as soon as the device comes out of power-down mode. the time to exit power-down is typically 2.5 s when v dd = 5 v and 5 s when v dd = 3 v. 02812-035 power-down circuitry resistor- string dac amplifier v out figure 31. output stage during power-down serial interface the ad5308/ad5318/ad5328 are controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 mhz and is compatible with spi, qspi, microwire, and dsp interface standards. input shift register the input shift register is 16 bits wide. data is loaded into the device as a 16-bit word under the control of a serial clock input, sclk. the timing diagram for this operation is shown in figure 2 . the sync input is a level-triggered input that acts as a frame synchronization signal and chip enable. data can be transferred into the device only while sync is low. to start the serial data transfer, sync should be taken low, observing the minimum sync to sclk falling edge set-up time, t 4 . after sync goes low, serial data is shifted into the devices input shift register on the falling edges of sclk for 16 clock pulses. to end the transfer, sync must be taken high after the falling edge of the 16th sclk pulse, observing the minimum sclk falling edge to sync rising edge time, t 7 . after the end of the serial data transfer, data is automatically transferred from the input shift register to the input register of the selected dac. if sync is taken high before the 16th falling edge of sclk, the data transfer is aborted and the dac input registers are not updated. data is loaded msb first (bit 15). the first bit determines whether it is a dac write or a control function. dac write the 16-bit word consists of 1 control bit and 3 address bits fol- lowed by 8, 10, or 12 bits of dac data, depending on the device type. in the case of a dac write, the msb is a 0. the next 3 address bits determine whether the data is for dac a, dac b, dac c, dac d, dac e, dac f, dac g, or dac h. the ad5328 uses all 12 bits of dac data. the ad5318 uses 10 bits and ignores the 2 lsbs. the ad5308 uses 8 bits and ignores the last 4 bits. these ignored lsbs should be set to 0. the data format is straight binary, with all 0s corresponding to 0 v output and all 1s corresponding to full-scale output. table 6. address bits for the ad5308/ad5318/ad5328 a2 (bit 14) a1 (bit 13) a0 (bit 12) dac addressed 0 0 0 dac a 0 0 1 dac b 0 1 0 dac c 0 1 1 dac d 1 0 0 dac e 1 0 1 dac f 1 1 0 dac g 1 1 1 dac h
ad5308/ad5318/ad5328 rev. f | page 17 of 28 control functions buf in the case of a control function, the msb (bit 15) is a 1. this is followed by two control bits, which determine the mode. there are four different control modes: reference and gain mode, ldac mode, power-down mode, and reset mode. the write sequences for these modes are shown in . table 7 this controls whether the reference of a group of dacs is buffered or unbuffered. the reference of the first group of dacs (a, b, c, and d) is controlled by setting bit 2, and the second group of dacs (e, f, g, and h) is controlled by setting bit 3. 0: unbuffered reference. 1: buffered reference. reference and gain mode gain this mode determines whether the reference for each group of dacs is buffered, unbuffered, or from v dd . it also determines the gain of the output amplifier. to set up the reference of both groups, set the control bits to (00), set the gain bits, the buf bits, and the v dd bits. the gain of the dacs is controlled by setting bit 4 for the first group of dacs (a, b, c, and d) and bit 5 for the second group of dacs (e, f, g, and h). 0: output range of 0 v to v ref . 1: output range of 0 v to 2 v ref . table 7. control words for the ad53x8 d /c control bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 mode gain bits buf bits v dd bits gain of output amplifier and 1 0 0 x x x x x x x e...h a...d e...h a...d e...h a...d reference selection ldac bits ldac 1 0 1 x x x x x x x x x x x 1/0 1/0 channels 1 1 0 x x x x x h g f e d c b a power-down reset 1 1 1 1/0 x x x x x x x x x x x x reset ldac mode 02812-031 a0 d7 d6 d5 d4 d3 d2 d1 d0 0 0 0 0 bit 0 (lsb) bit 15 (msb) data bits a1a2 d/c ldac mode controls ldac , which determines when data is transferred from the input registers to the dac registers. there are three options when updating the dac registers, as shown in . table 8 figure 32. ad5308 input shift register contents 02812-032 data bits a0 bit 0 (lsb) bit 15 (msb) a1 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 0 0 a2 d/c table 8. ldac mode bit 15 bit 14 bit 13 bits 122 bit 1 bit 0 description ldac low 1 0 1 x ... x 0 0 figure 33. ad5318 input shift register contents ldac high 1 0 1 x ... x 0 1 02812-033 data bits a0 bit 0 (lsb) bit 15 (msb) a1a2 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 d10d11 d/c ldac single update 1 0 1 x ... x 1 0 1 0 1 x ... x 1 1 reserved figure 34. ad5328 input shift register contents ldac low (00): this option sets ldac permanently low, allowing the dac registers to be updated continuously. v dd these bits are set when v dd is to be used as a reference. the first group of dacs (a, b, c, and d) can be set up to use v dd by setting bit 0, and the second group of dacs (e, f, g, and h) by setting bit 1. the v dd bits have priority over the buf bits. ldac high (01): this option sets ldac permanently high. the dac registers are latched and the input registers can change without affecting the contents of the dac registers. this is the default option for this mode. when v dd is used as the reference, it is always unbuffered and has an output range of 0 v to v ref regardless of the state of the gain and buf bits. ldac single update (10): this option causes a single pulse on ldac , updating the dac registers once. reserved (11): reserved.
ad5308/ad5318/ad5328 rev. f | page 18 of 28 power-down mode the individual channels of the ad5308/ad5318/ad5328 can be powered down separately. the control mode for this is (10). on completion of this write sequence, the channels that have been set to 1 are powered down. reset mode this mode consists of two possible reset functions, as outlined in table 9 . table 9. reset mode bit 15 bit 14 bit 13 bit 12 bit 11 ... 0 description 1 1 1 0 x ... x dac data reset 1 1 1 1 x ... x data and control reset dac data reset: on completion of this write sequence, all dac registers and input registers are filled with 0s. data and control reset: this function carries out a dac data reset and resets all the control bits (gain, buf, v dd , ldac , and power-down channels) to their power-on conditions. low power serial interface to minimize the power consumption of the device, the interface powers up fully only when the device is being written to, that is, on the falling edge of sync . the sclk and din input buffers are powered down on the rising edge of sync . load dac input ( ldac ) function access to the dac registers is controlled by both the ldac pin and the ldac mode bits. the operation of the ldac function can be likened to the configuration shown in . figure 35 02812-034 ldac function external ldac pin internal ldac mode figure 35. ldac function if the user wishes to update the dac through software, the ldac pin should be tied high and the ldac mode bits set as required. alternatively, if the user wishes to control the dac through hardware, that is, the ldac pin, the ldac mode bits should be set to ldac high (default mode). use of the ldac function enables double-buffering of the dac data, and the gain, buf and v dd bits. there are two ways in which the ldac function can operate: synchronous ldac : the dac registers are updated after new data is read in on the falling edge of the 16th sclk pulse. ldac can be permanently low or pulsed as in . figure 2 asynchronous ldac : the outputs are not updated at the same time that the input registers are written to. when ldac goes low, the dac registers are updated with the contents of the input register. double-buffered interface the ad5308/ad5318/ad5328 dacs all have double-buffered interfaces consisting of two banks of registers: input and dac. the input registers are connected directly to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. the dac registers contain the digital code used by the resistor strings. when the ldac pin is high and the ldac bits are set to (01), the dac registers are latched and the input registers can change state without affecting the contents of the dac registers. how- ever, when the ldac bits are set to (00) or when the ldac pin is brought low, the dac registers become transparent and the contents of the input registers are transferred to them. the double-buffered interface is useful if the user requires simultaneous updating of all dac outputs. the user can write up to seven of the input registers individually and then, by bringing ldac low when writing to the remaining dac input register, all outputs will update simultaneously. these parts contain an extra feature whereby a dac register is not updated unless its input register has been updated since the last time ldac was low. normally, when ldac is brought low, the dac registers are filled with the contents of the input regis- ters. in the case of the ad5308/ad5318/ad5328, the part updates the dac register only if the input register has been changed since the last time the dac register was updated, thereby removing unnecessary digital crosstalk.
ad5308/ad5318/ad5328 rev. f | page 19 of 28 microprocessor interface adsp-2101/adsp-2103-to- ad5308/ad5318/ad5328 interface figure 36 shows a serial interface between the ad5308/ad5318/ ad5328 and the adsp-2101/adsp-2103. the adsp-2101/ adsp-2103 should be set up to operate in the sport transmit alternate framing mode. the adsp-2101/adsp-2103 sport is programmed through the sport control register and should be configured as follows: internal clock operation, active low framing, and 16-bit word length. transmission is initiated by writing a word to the tx register after the sport has been enabled. the data is clocked out on each rising edge of the dsps serial clock and clocked into the ad5308/ad5318/ ad5328 on the falling edge of the dacs sclk. 02812-036 adsp-2101/ adsp-2103* *additional pins omitted for clarity tfs ad5308/ ad5318/ ad5328* sync dt sclk sclk din figure 36. adsp-2101/adsp-2103-to- ad5308/ad5318/ad5328 interface 68hc11/68l11-to-ad5308/ad5318/ad5328 interface figure 37 shows a serial interface between the ad5308/ad5318/ ad5328 and the 68hc11/68l11 microcontroller. sck of the 68hc11/68l11 drives the sclk of the ad5308/ad5318/ad5328, and the mosi output drives the serial data line (din) of the dac. the sync signal is derived from a port line (pc7). the set up conditions for the correct operation of this interface are as follows: the 68hc11/68l11 should be configured so that its cpol bit is a 0 and its cpha bit is a 1. when data is being transmitted to the dac, the sync line is taken low (pc7). when the 68hc11/ 68l11 is configured as just described, data appearing on the mosi output is valid on the falling edge of sck. serial data from the 68hc11/ 68l11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. data is transmitted msb first. to load data to the ad5308/ad5318/ad5328, pc7 is left low after the first eight bits are transferred, and a second serial write operation is performed to the dac. pc7 is taken high at the end of this procedure. 02812-037 68hc11/68l11 *additional pins omitted for clarity pc7 ad5308/ ad5318/ ad5328* sync mosi sck din sclk figure 37. 68hc11/68l11-to-ad5308/ad5318/ ad5328 interface 80c51/80l51-to-ad5308/ad5318/ad5328 interface figure 38 shows a serial interface between the ad5308/ad5318/ ad5328 and the 80c51/80l51 microcontroller. the setup for the interface is as follows: txd of the 80c51/80l51 drives sclk of the ad5308/ad5318/ad5328, while rxd drives the serial data line of the part. the sync signal is again derived from a bit programmable pin on the port. in this case, port line p3.3 is used. when data is transmitted to the ad5308/ad5 318/ad5328, p3.3 is taken low. the 80c51/80l51 transmits data only in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. to load data to the dac, p3.3 is left low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. p3.3 is taken high following the completion of this cycle. the 80c51/80l51 outputs the serial data in a format that has the lsb first. the ad5308/ad5318/ad5328 requires its data with the msb as the first bit received. the 80c51/80l51 transmit routine should take this into account. 02812-038 80c51/80l51* *additional pins omitted for clarity p3.3 ad5308/ ad5318/ ad5328* sync rxd txd din sclk figure 38. 80c51/80l51-to-ad5308/ad5318/ad5328 interface
ad5308/ad5318/ad5328 rev. f | page 20 of 28 microwire-to-ad5308/ad5318/ad5328 interface figure 39 shows an interface between the ad5308/ad5318/ ad5328 and any microwire-compatible device. serial data is shifted out on the falling edge of the serial clock, sk, and is clocked into the ad5308/ad5318/ad5328 on the rising edge of sk, which corresponds to the falling edge of the dacs sclk. 02812-039 microwire* *additional pins omitted for clarity cs ad5308/ ad5318/ ad5328* sync so sk din sclk figure 39. microwire-to-ad5308/ad5318/ad5328 interface
ad5308/ad5318/ad5328 rev. f | page 21 of 28 applications information typical application circuit the ad5308/ad5318/ad5328 can be used with a wide range of reference voltages where the devices offer full, one-quadrant multiplying capability over a reference range of 0.25 v to v dd . more typically, these devices are used with a fixed, precision reference voltage. suitable references for 5 v operation are the ad780, adr381, and ref192 (2.5 v references). for 2.5 v operation, a suitable external reference is the ad589 or the ad1580 (1.2 v band gap references). figure 40 shows a typical setup for the ad5308/ad5318/ad5328 when using an external reference. 02812-040 ad5308/ad5318/ ad5328 gnd din sync serial interface v out ext ref 0.1 f v ref abcd v ref efgh a d780/adr3811/ref192 w ith v dd = 5v or a d589/ad1580 with v dd = 2.5v v dd = 2.5v to 5.5v v in 10 f 1 f scl v out a v out g v out b v out h figure 40. ad5308/ad5318/ad5328 using a 2.5 v or 5 v external reference driving v dd from the reference voltage if an output range of 0 v to v dd is required when the reference inputs are configured as unbuffered, the simplest solution is to connect the reference input to v dd . as this supply can be noisy and not very accurate, the ad5308/ad5318/ad5328 can be powered from a voltage reference. for example, using a 5 v reference, such as the ref195, works because the ref195 outputs a steady supply voltage for the ad5308/ad5318/ ad5328. the typical current required from the ref195 is a 1 a supply current and 112 a into the reference inputs (if unbuffered); this is with no load on the dac outputs. when the dac outputs are loaded, the ref195 also needs to supply the current to the loads. the total current required (with a10 k load on each output) is 1.22 ma + 8(5 v/10 k) = 5.22 ma the load regulation of the ref195 is typically 2.0 ppm/ma, which results in an error of 10.4 ppm (52 v) for the 5.22 ma current drawn from it. this corresponds to a 0.003 lsb error at 8 bits and 0.043 lsb error at 12 bits. bipolar operation using the ad5308/ad5318/ad5328 the ad5308/ad5318/ad5328 have been designed for single- supply operation, but a bipolar output range is also possible using the circuit in figure 41 . this circuit gives an output voltage range of 5 v. rail-to-rail operation at the amplifier output is achievable using an ad820, the ad8519, or an op196 as the output amplifier. 02812-041 +5v ?5v ad820/ ad8519/ op196 10 f +6v to +16v 0.1 f r1 10k 5v r2 10k gnd g n d v out ref192 +5v serial interface sclk sync din 1 f ad5308/ ad5318/ ad5328 v ref abcd v ref b v out c v out b v out a v out h v in v dd figure 41. bipolar operation with the ad5308/ad5318/ad5328 the output voltage for any input code can be calculated as follows: ( ) () () /2 2 2/ ? ? ? ? ? ? ? ? ? + = where: d is the decimal equivalent of the code loaded to the dac. n is the dac resolution. refin is the reference voltage input. with refin = 5 v , r1 = r2 = 10 k ( ) 52/10 ?= opto-isolated interface for process control applications the ad5308/ad5318/ad5328 have a versatile 3-wire serial interface, making them ideal for generating accurate voltages in process control and industrial applications. due to noise and safety requirements, or distance, it may be necessary to isolate the ad5308/ad5318/ad5328 from the controller. this can easily be achieved by using opto-isolators that provide isolation in excess of 3 kv. the actual da ta rate achieved may be limited by the type of optocouplers chosen. the serial loading structure of the ad5308/ad5318/ad5328 makes them ideally suited for use in opto-isolated applications. figure 42 shows an opto- isolated interface to the ad5308/ad5318/ad5328 where din, sclk, and sync are driven from optocouplers. the power supply to the part also needs to be isolated. this is done by using a transformer. on the dac side of the transformer, a 5 v regulator provides the 5 v supply required for the ad5308/ ad5318/ad 5328.
ad5308/ad5318/ad5328 rev. f | page 22 of 28 0.1 f 02812-042 10 f gnd din ad5308/ad5318/ ad5328 v out b v out c v out d v out e v out f v out g v out h v out a v ref abcd v ref efgh v dd v dd 10k 5v regulator sclk sync sclk v dd 10k sync power v dd 10k din figure 42. ad5308/ad5318/ad5328 in an opto-isolated interface decoding multiple ad5308/ad5318/ad5328s the sync pin on the ad5308/ad5318/ad5328 can be used in applications to decode a number of dacs. in this application, the dacs in the system receive the same serial clock and serial data but only the sync to one of the devices is active at any one time, allowing access to four channels in this 16-channel sys- tem. the 74hc139 is used as a 2-to-4 line decoder to address any of the dacs in the system. to prevent timing errors from occurring, the enable input should be brought to its inactive state while the coded-address inputs are changing state. shows a diagram of a typical setup for decoding multiple ad5308 devices in a system. figure 43 02812-043 ad5308 sclk din v out a v out g v out b v out h sync din sclk ad5308 sclk din v out a v out g v out b v out h sync 74hc139 1g 1y0 1y1 1y2 1y3 enable coded address 1a 1b ad5308 sclk din v out a v out g v out b v out h sync ad5308 sclk din v out a v out g v out b v out h sync v cc v dd dgnd figure 43. decoding multiple ad5308 devices in a system
ad5308/ad5318/ad5328 rev. f | page 23 of 28 table 10. overview of ad53xx serial devices part no. resolution dnl v ref pins settling time (s) interface package pins singles ad5300 8 0.25 0 (v ref = v dd ) 4 spi sot-23, msop 6, 8 ad5310 10 0.50 0 (v ref = v dd ) 6 spi sot-23, msop 6, 8 ad5320 12 1.00 0 (v ref = v dd ) 8 spi sot-23, msop 6, 8 ad5301 8 0.25 0 (v ref = v dd ) 6 2-wire sot-23, msop 6, 8 ad5311 10 0.50 0 (v ref = v dd ) 7 2-wire sot-23, msop 6, 8 ad5321 12 1.00 0 (v ref = v dd ) 8 2-wire sot-23, msop 6, 8 duals ad5302 8 0.25 2 6 spi msop 10 ad5312 10 0.50 2 7 spi msop 10 ad5322 12 1.00 2 8 spi msop 10 ad5303 8 0.25 2 6 spi tssop 16 ad5313 10 0.50 2 7 spi tssop 16 ad5323 12 1.00 2 8 spi tssop 16 quads ad5304 8 0.25 1 6 spi msop 10 ad5314 10 0.50 1 7 spi msop 10 ad5324 12 1.00 1 8 spi msop 10 ad5305 8 0.25 1 6 2-wire msop 10 ad5315 10 0.50 1 7 2-wire msop 10 ad5325 12 1.00 1 8 2-wire msop 10 ad5306 8 0.25 4 6 2-wire tssop 16 ad5316 10 0.50 4 7 2-wire tssop 16 ad5326 12 1.00 4 8 2-wire tssop 16 ad5307 8 0.25 2 6 spi tssop 16 ad5317 10 0.50 2 7 spi tssop 16 ad5327 12 1.00 2 8 spi tssop 16 octals ad5308 8 0.25 2 6 spi tssop 16 ad5318 10 0.50 2 7 spi tssop 16 ad5328 12 1.00 2 8 spi tssop 16 table 11. overview of ad53xx parallel devices part no. resolution dnl v ref pins settling time (s) additional pin functions package pins singles buf gain hben clr ad5330 8 0.25 1 6 ? ? ? tssop 20 ad5331 10 0.50 1 7 ? ? tssop 20 ad5340 12 1.00 1 8 ? ? ? tssop 24 ad5341 12 1.00 1 8 ? ? ? ? tssop 20 duals ad5332 8 0.25 2 6 ? tssop 20 ad5333 10 0.50 2 7 ? ? ? tssop 24 ad5342 12 1.00 2 8 ? ? ? tssop 28 ad5343 12 1.00 1 8 ? ? tssop 20 quads ad5334 8 0.25 2 6 ? ? tssop 24 ad5335 10 0.50 2 7 ? ? tssop 24 ad5336 10 0.50 4 7 ? ? tssop 28 ad5344 12 1.00 4 8 tssop 28
ad5308/ad5318/ad5328 rev. f | page 24 of 28 outline dimensions 16 9 8 1 pin 1 seating plane 8 0 4.50 4.40 4.30 6.40 bsc 5.10 5.00 4.90 0.65 bsc 0.15 0.05 1.20 max 0.20 0.09 0.75 0.60 0.45 0.30 0.19 coplanarity 0.10 compliant to jedec standards mo-153-ab figure 44. 16-lead thin shrink small outline package [tssop] (ru-16) dimensions shown in millimeters ordering guide model 1 , 2 temperature range package description package option ad5308aru ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5308aru-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308aruz ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5308aruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bru ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bru-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bru-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bruz ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bruz-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308bruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318aru ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 AD5318ARU-REEL7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318aruz ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5318aruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318bru ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5318bru-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318bru-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318bruz ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318bruz-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5318bruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328aru ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5328aru-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328aruz ?40c to +125c 16-lead thin sh rink small outline package (tssop) ru-16 ad5328aruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bru ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bru-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bru-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bruz ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bruz-reel ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5328bruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 ad5308waruz-reel7 ?40c to +125c 16-lead thin shrink small outline package (tssop) ru-16 1 z = rohs compliant part. 2 w = qualified for auto motive applications.
ad5308/ad5318/ad5328 rev. f | page 25 of 28 automotive products the ad5308waruz-reel7 model is available with controlled manufact uring to support the quality and reliability requirement s of automotive applications. note that this automotive model may have specifications that differ from the commercial models; theref ore, designers should review the specifications section of this data sheet carefully. only the automotive grade product shown is ava ilable for use in automotive applications. contact your local analog device s, inc., account representative for specific product ordering i nformation and to obtain the specific automotive reliability report for this model.
ad5308/ad5318/ad5328 rev. f | page 26 of 28 notes
ad5308/ad5318/ad5328 rev. f | page 27 of 28 notes
ad5308/ad5318/ad5328 rev. f | page 28 of 28 notes ?2002C2011 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d02812-0-4/11(f)


▲Up To Search▲   

 
Price & Availability of AD5318ARU-REEL7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X